VLSI Implementation of Ternary Operand Binary Addition Using Parallel Prefix Adder for Area Efficiency

Authors

  • PruthviRaj. Ravi  Department of ECE, University College of Engineering Kakinada (A), Kakinada, Andhra Pradesh, India.
  • Dr. Rajasekhar. Karumuri  Department of ECE, University College of Engineering Kakinada (A), Kakinada, Andhra Pradesh, India.

DOI:

https://doi.org//10.32628/IJSRST229660

Keywords:

Carry Save Adder, Sklansky Adder, Han-Carlson Adder, Adder

Abstract

Cryptographic applications and pseudo random generator perform modular arithmetic three operand is the basic fundamental unit used in all these applications. For performing three operand additions, CSA (carry save adder) is one of the most widely used adders[5]. But in CSA in the final stage, carry is propagated which impacts the delay. Prefix parallel adders are therefore employed to get around this. The parallel prefix adders use more space even though performance in terms of latency is improved. Parallel prefix adders can also be used to build three operand adders. A brand-new, high-speed, and hardware-efficient adder technique is used to boost performance in terms of latency and area. This adder approach uses four stages to achieve three operand addition. Since Han Carlson adder is used in third stage, the suggested adder is not area efficient. To overcome this, in this paper we are replacing the Han Carlson parallel prefix adder with sklansky adder.

References

  1. M. M. Islam, M. S. Hossain, M. K. Hasan, M. Shahjalal, and Y. M. Jang,  FPGA implementation of high-speed area-efficient processor for elliptic curve point multiplication over prime field,  IEEE Access, vol. 7, pp. 178811–178826, 2019.
  2. Z. LIU, J. GROBSCHADL, Z. HU, K. JARVINEN, H. WANG, AND I. VERBAUWHEDE,  ELLIPTIC CURVE CRYPTOGRAPHY WITH EFfiCIENTLY COMPUTABLE ENDOMORPHISMS AND ITS HARDWARE IMPLEMENTATIONS FOR THE INTERNET OF THINGS,  IEEE TRANS. COMPUT., VOL. 66, NO. 5, PP. 773–785, MAY 2017.
  3. P. RAMANATHAN AND P. T. VANATHI, "A NOVEL POWER DELAY OPTIMIZED 32-BIT PARALLEL PREFIX ADDER FOR HIGH SPEED COMPUTING", INTERNATIONAL JOURNAL OF RECENT TRENDS IN ENGINEERING, VOL. 2, NOVEMBER 2009.
  4. B. PARHAMI, COMPUTER ARITHMETIC: ALGORITHMS AND HARDWARE DESIGN. NEW YORK, NY, USA: OXFORD UNIV. PRESS, 2000
  5. Jun Chen and James E. Stine, “Enhancing parallel Prefix Structures with Carry Save Notion,” Proceedings of the 51st IEEE International Midwest Symposium on Circuits and Systems. Knoxville, pp. 354-357, August 2008.
  6. F. Frustaci, M. Lanuzza, P. Zicari, S. Perri and P. Corsonello, “Designing high speed adders in power constrained environments,   ” IEEE Transactions on Circuits and Systems, Vol.56, pp. 172-176, February 2009.
  7. Padma Devi, Ashima Girdher, Balwinder Singh, “Improved Carry Select Adder with Reduced Area and Low Power Consumption ”,International Journal of Computer Application, Vol. 3, No. 4, June 2010.
  8. Singh, DilipKumar,“Design of Area and Power Efficient Modified Carry Select Adder”, International Journal of Computer Applications, Vol. 33,No. 3, pp. 14-18, Nov2011.

Downloads

Published

2022-12-30

Issue

Section

Research Articles

How to Cite

[1]
PruthviRaj. Ravi, Dr. Rajasekhar. Karumuri, " VLSI Implementation of Ternary Operand Binary Addition Using Parallel Prefix Adder for Area Efficiency, International Journal of Scientific Research in Science and Technology(IJSRST), Online ISSN : 2395-602X, Print ISSN : 2395-6011, Volume 9, Issue 6, pp.453-461, November-December-2022. Available at doi : https://doi.org/10.32628/IJSRST229660